

# 8 Memory Types & Technologies



# 8 Memory types & technologies - objectives:

- Basic understanding of:
  - The speed and access types
    - □ address based, associative
  - Static, Dynamic RAM
  - Synchronous Dynamic RAM (SDRAM)
- Understanding memory technologies:
  - Synchronous (pipeline) operation mode (SDRAM)
  - Flash memories
  - SSD, HDD drives



# 8 Memory types & technologies

### □ <u>8.1 Properties of the memory elements</u>

- Access Speed
- Access Methods
  - □ <u>Conventional memories address based access</u>
  - □ Associative memory access by content
- □ 8.2 Memory Technologies
  - SRAM Static RAM
  - DRAM Dynamic RAM
  - SDRAM Synchronous Dynamic RAM
  - Flash memory
    - □ <u>SSD solid state drive</u>
  - HDD magnetic disk

8.3 Comparison of SSD and HDD



## Types of memories:

- Main memory (also primary memory)
- Auxiliary memory (also secondary memory, mass memory) considered also as the I/O device.
- The difference between the main memory and auxiliary memories:
  - □ CPU has **direct access** to the main memory using machine instructions (eg. the LOAD, STORE).
  - Access to the auxiliary memory (SSD, HDD, tapes, CDs and DVDs) is indirect via I/O commands in I/O program.



- Reasons for primary-secondary division:
  - □ long time ago technological (with existing technology we could not produce the main memory greater than a few thousand words)
  - □ Today reasons are more economic

| Memory Type                                | Price for 1 GB (dec. 2017) |
|--------------------------------------------|----------------------------|
| Main memory - SDRAM (DDR3, DDR4)           | <10 € / GB                 |
| Auxiliary memory - SSD (solid state drive) | <0,5 € / GB                |
| Auxiliary memory - HDD (magnetic disk)     | <0,05 € / GB               |

SDRAM - Synchronous Dynamic Random Access Memory - Synchronous Dynamic RAM SSD - Solid State Drive - Solid State Drive HDD - Hard disk Drive - Hard (magnetic) disk



#### Properties of memories

# Price [USD/MB]

Historical Cost of Computer Memory and Storage





# 8.1 Properties of memories

- Properties of the memories can be evaluated in respect to a variety of criteria:
  - □ Price *[*€ / *GB*]
  - □ Speed: access time  $t_a$  [ns] and access speed  $b_a$  [B/s; B/s, T/s]
  - □ Access mode addres/content
  - □ Variability of content read-only (ROM) / read-write (RAM)
  - □ Persistence of content volatile/non-volatile
  - □ Reliability the probability of the occurrence of errors



### The time and speed of access

- The memory capacity is determined by the speed of reading and writing of information in memory.
- As a measure of the speed is commonly used the average time it takes to read a word from memory.
- This time is called access time (access time) and labeled with t<sub>a</sub> and measured in [ns].



- Access time t<sub>a</sub> is commonly defined as the time that elapses from the moment when the memory address is obtained by the memory, until the moment:
  - □ In case of **reading:** the requested information is presented at the output of the memory
  - □ In case of **writing:** information at the input of the memory is no longer needed
- Time to write is in most of today's memories about the same time as for reading.



- Access rate b<sub>a</sub> determines the maximum number of transferred words or bits or bytes per second, or even transfers per second.
- In DRAM memories, certain additional time is needed after each access (denoted as dead time  $t_m$ ) before the next access begins.
- In the DRAM memories, access speed  $b_a$  is therefore defined as:

$$b_a = \frac{1}{t_a + t_m} = \frac{1}{t_c}$$

Units: b/s - bits/second or B/s - bytes/second or T/s - transfers/second

• Time  $t_c$  represents the cycle time – the time between two successive accesses.



# Access Modes

- According to the selection method for memory to which we want to access, the memories are divided into two groups:
  - □ A. Conventional memories each memory location (word) has a fixed address, access to the selected word is via address
  - □ **B. Associative memory** memory words have no address, access to the desired word is via the content or part of the content of this word
    - Associative memories are also known as "content-addressable".



A. Conventional memories - access by address of mem. location

Among conventional (address-based) memories, we have with different types of memories, four different access modes:

<u>random access</u> (semiconductor - solid state memories)



Movable arm





### Random access (random access)

- □ Access time to any memory word (location) is independent of the address and the sequence of all previously addressed words.
- □ Each memory location can be accessed through the addressing logic circuit in the same time  $t_a$ , irrespective of the previously addressed location.
- □ All semiconductor memories (solid-state memory) are random access memories.





- Serial access (sequential access)
  - □ Access time depends on the address of previously accessed word.
  - □ This means that the access time  $t_a$  strongly depends on the sequence of addresses to which we want to access
  - □ Magnetic tape is an auxiliary memory with sequential access





### Rotational access (circular access)

- □ A special type of sequential access, where the memory locations are arranged in a circle.
- $\Box$  Average access time  $t_a$  is half the time of one revolution.
- Examples of memories with a rotational access are magnetic drum and the magnetic disk with a fixed read-write heads.





#### Direct access

- Is a combination of sequential and rotational access, which is used in magnetic and optical disks with movable heads.
- Recordings on the magnetic disk are in the form of concentric circles (tracks), memory locations (sectors) are arranged along the tracks.
- □ Read write head is first moved to the appropriate track (sequential access) and then the circular access is used to a desired location on the track.







- B. Associative memory access via the content of mem. location
  - Associative memory memory locations don't have addresses.
  - Access to the certain memory word is via the content (or part of the content).
  - Finding content is realized electronically with logic circuits in all words simultaneously (in parallel).
  - Realization requires a complex logic circuit, therefore associative memories are rarely bigger than a few 100 words.





- Associative memory
  - = content-addressable
  - = parralel-searchable
- Access time  $t_a$  is due to the comparison of the content slightly longer than the address-based memories.
- Search for specific content in the associative memory is very fast ⇒ applicable in caches
- Search for specific content in conventional memory lasts much longer.



### Associative memory – Example:

TABLE I EXAMPLE ROUTING TABLE

| Entry No. | Address (Binary) | Output Port |
|-----------|------------------|-------------|
| 1         | 101XX            | Α           |
| 2         | 0110X            | В           |
| 3         | 011XX            | C           |
| 4         | 10011            | D           |



Fig. 3. CAM-based implementation of the routing table of Table I.

712

IEEE JOURNAL OF SOLID-STATE CIRCUITS, VOL. 41, NO. 3, MARCH 2006

#### Content-Addressable Memory (CAM) Circuits and Architectures: A Tutorial and Survey

Kostas Pagiamtzis, Student Member, IEEE, and Ali Sheikholeslami, Senior Member, IEEE



Associative memory – Example in Logisim:





# 8.2 Memory Technologies

- Today, for production of memories we use three basic technologies:
- Semiconductor (solid-state) Memories:
  - ROM Read only Memory
    PROM, EPROM, EEPROM
  - RAM (Random Access Memory)
    SRAM (Static RAM), DRAM (Dynamic RAM)
  - Flash Memories (special type of EEPROMs)
- Magnetic storage devices (magnetic disks, magnetic tapes)
- Optical storage devices (CD, DVD, BD Blu-ray)



### Memory technologies - overview

|                              | access time                                                   | Price for 1GB<br>(dec. 2015) | Application                        |
|------------------------------|---------------------------------------------------------------|------------------------------|------------------------------------|
| SRAM (semiconductor memory)  | 0,5 – 2,5 ns                                                  | 200 – 700 €/GB               | Caches,<br>registers               |
| SDRAM (semiconductor memory) | 35 – 50 ns                                                    | < 6 €/GB                     | main memory                        |
| SSD (solid-state memory)     | 5*10 <sup>3</sup> – 200*10 <sup>3</sup> ns<br>= 5 μs – 200 μs | < 1 €/GB                     | virtual memory<br>permanent memory |
| HDD (magnetic memory)        | 3*10 <sup>6</sup> – 15*10 <sup>6</sup> ns<br>= 3 ms – 15 ms   | < 0,1 €/GB                   | virtual memory<br>permanent memory |

Magnetic disk ≈ 10,000,000 - times slower than a static SRAM memory

SRAM - Static RAM (Static Random Access Memory) SDRAM - Synchronous Dynamic RAM SSD - Solid State (flash) Disk (Solid State Drive) HDD - Hard disk Drive

#### Memory technologies in memory hierarchy [Patt]



(B)

Memory hierarchy for a laptop or a desktop





- Semiconductor memories (ROM, SRAM, DRAM and partially Flash Memories) are random access memories (Random Access).
  - □ Minimum memory unit is one-bit memory cell.
  - □ Minimum <u>addressable</u> memory location is a memory word.
  - □ Each memory location can be accessed via logic circuits for addressing in the same time irrespective of the previously addressed location.
  - Access time is always the same, irrespective of the address and the sequence of addresses currently used.



### Semiconductor memories comparison

| Type of<br>semiconductor<br>memory | Access Mode                | Access Type                   | Deleting content                            | Write method           | Persistence content<br>after switching off<br>the power supply |
|------------------------------------|----------------------------|-------------------------------|---------------------------------------------|------------------------|----------------------------------------------------------------|
| RAM                                | random                     | Read-write<br>memory          | Electrically -<br>each byte                 | electrical             | volatile                                                       |
| ROM                                | random Read-only           | random Read-only Not possible | Not possible                                | The mask in production |                                                                |
| PROM                               | Tundom                     | memory                        |                                             | Electrically in        |                                                                |
| EPROM                              | random                     | Mostly read<br>memory         | UV light -<br>the whole ch <mark>i</mark> p | programming<br>device  | non-volatile                                                   |
| EEPROM                             | random                     |                               | electrically -<br>each byte                 | alastrical             |                                                                |
| NAND Flash                         | Random on<br>level of page | Read-write<br>memory          | electrically -<br>each block                | electrical             |                                                                |

RAM - Random Access Memory ROM - Read only Memory PROM - Programmable ROM EPROM - Erasable PROM EEPROM - Electrically Erasable PROM





#### Memory technologies

- One-bit memory cell is realized by the transistors (Transistor = semiconductor element -> therefore the name "semiconductor memories")
  - Memory cell can be in one of two possible stable states, representing a value of 0 or 1,
  - $\Box$  it is possible to write (at least once), and set the state of 0 or 1,
  - □ State of the cell can be read or detected (sensed)



#### Registers - the basic memory cells



27

#### The register as a sequence of memory cells



32 Flip-flops - 32 connected one-bit memory cells to operate in parallel





## 8.2.1 SRAM - static RAM

- **SRAM memory cell** is built as a flip-flop, typically with six transistors.
- Bit, which is written in the SRAM cell, remains unchanged until the new content is written in the cell.
- SRAM memory cell retains its contents only while it is connected to the power supply.
- Access time is short (0.5 to 2.5 ns), because the switching of transistors from one state to another is very fast.



Memory technologies - SRAM memory cell





### 8.2.2 DRAM - Dynamic RAM

- DRAM memory cell is built with a transistor and a capacitor with a very small capacitance (C < 0.1 pF)</li>
- Information, which is written in DRAM cell, is stored in the form of a charge on the capacitor.
- The charge on the capacitor is not permanent (T = few 10 ms), and thus, the contents of the DRAM memory cells has to be periodically renewed (refreshed).
- With today's technology, it is necessary to refresh the entire content of the memory chip every 64 ms (DDR2).



#### Memory technologies - DRAM Memory cell

### DRAM (Dynamic RAM) memory cell





- The access time to the DRAM memory cell is 10 to 100 times longer than in the SRAM, because for changing from one state to another (0 → 1 or 1 → 0) it is necessary to charge or discharge the capacitor.
- Since the capacitance of the capacitor is very small (a few 10 fF, femtoFarad = 10<sup>-15</sup> F) the charge on the capacitor is quickly lost and the stored information must be periodically refreshed (in today's technology, every 64 ms (milliseconds))
- Refresh cycles of the DRAM memory chips today represents typically 1 to 2% of the working time of DRAM memory.
- For reading and writing, therefore, 98 to 99% of cycles can be used.



one-bit DRAM memory cells are arranged in the form of a rectangular plane with rows and columns, called bit-plane.





#### Memory technologies

Bit-planes are connected to form memory locations





#### Memory technologies - SRAM - DRAM features comparison

- Comparison of SRAM and DRAM memory cells' properties:
  - □ Content in both SRAM and DRAM cells, is unstable (volatile) on the interruption of the power supply
  - □ DRAM cell is simpler (one transistor), and smaller in size
    - cell density per unit area of the chip is therefore the DRAM significantly greater than for SRAM
    - The price is lower than that of SRAM memories
  - DRAM cells require periodic refresh of the content, which requires special refresh circuit; SRAM cells do not have this requirement.


#### Memory technologies - SRAM - DRAM features comparison

□ SRAM memory cell are faster (switching transistor) as a DRAM (charging the capacitor)

 DRAM memory are as a result of lower cost and higher density (more bits per chip) used for the large memories, e.g. the main memory.

 SRAM memory, due to faster speeds and higher prices are used for small memories that are primarily caches.



# 8.2.3 SDRAM - Synchronous Dynamic RAM

- Conventional DRAMs are today called asynchronous.
- Synchronous DRAMs are made in the form of a simple pipeline, so they require clock signal for the operation.
- The basis of the SDRAM is asynchronous DRAM with added registers, in which the active front clock signal stores address, control and data signals.
- The request for the next access can be sent to the SDRAM even when the DRAM is still busy with the execution of previous access.



The time of the first access is the same as for asynchronous DRAMs, following accesses are faster.





- On "page-mode" access to bits in the same row, SDRAM is much faster than asynchronous, since the access request is stored in the registers during the execution of the previous access.
- SDRAMs are in production since 1993, the development phases are denoted as DDR, DDR2, DDR3 and DDR4.
- Features of SDRAMs are standardized, standards are issued by organization JEDEC (Joint Electron Devices Engineering Council).
- After 2000, the computers use only Synchronous DRAMs (SDRAM).



#### Overview of DDRx memories

| DDR SDRAM<br>Standard | Internal<br>rate (MHz) | Bus clock<br>(MHz) | Prefetch | Data rate<br>(MT/s) | Transfer rate<br>(GB/s) | Voltage<br>(V)   |
|-----------------------|------------------------|--------------------|----------|---------------------|-------------------------|------------------|
| SDRAM                 | 100-166                | 100-166            | 1n       | 100-166             | 0.8-1.3                 | <mark>3.3</mark> |
| DDR                   | 133-200                | 133-200            | 2n       | 266-400             | 2.1-3.2                 | 2.5/2.6          |
| DDR2                  | 133-200                | 266-400            | 4n       | 533-800             | 4.2-6.4                 | 1.8              |
| DDR3                  | 133-200                | 533-800            | 8n       | 1066-1600           | 8.5-14.9                | 1.35/1.5         |
| DDR4                  | 133-200                | 1066-1600          | 8n       | 2 <b>1</b> 33-3200  | 17-21.3                 | 1.2              |
| DDR5                  | 200-400                | 1600-3200          | 16n      | 3200-6400           | 25.6-51.2               | 1.1              |

Source: https://www.transcend-info.com/Support/FAQ-296



#### Overview of DDRx memories

|                 |           |           | Best case ac  | Precharge needed |            |            |
|-----------------|-----------|-----------|---------------|------------------|------------|------------|
| Production year | Chip size | DRAM type | RAS time (ns) | CAS time (ns)    | Total (ns) | Total (ns) |
| 2000            | 256M bit  | DDR1      | 21            | 21               | 42         | 63         |
| 2002            | 512M bit  | DDR1      | 15            | 15               | 30         | 45         |
| 2004            | 1G bit    | DDR2      | 15            | 15               | 30         | 45         |
| 2006            | 2G bit    | DDR2      | 10            | 10               | 20         | 30         |
| 2010            | 4G bit    | DDR3      | 13            | 13               | 26         | 39         |
| 2016            | 8G bit    | DDR4      | 13            | 13               | 26         | 39         |

**Figure 2.4** Capacity and access times for DDR SDRAMs by year of production. Access time is for a random memory word and assumes a new row must be opened. If the row is in a different bank, we assume the bank is precharged; if the row is not open, then a precharge is required, and the access time is longer. As the number of banks has increased, the ability to hide the precharge time has also increased. DDR4 SDRAMs were initially expected in 2014, but did not begin production until early 2016.



#### Overview of DDRx memories

|          |                |               |           |            | 、         |
|----------|----------------|---------------|-----------|------------|-----------|
| Standard | I/O clock rate | M transfers/s | DRAM name | MiB/s/DIMM | DIMM name |
| DDR1     | 133            | 266           | DDR266    | 2128       | PC2100    |
| DDR1     | 150            | 300           | DDR300    | 2400       | PC2400    |
| DDR1     | 200            | 400           | DDR400    | 3200       | PC3200    |
| DDR2     | 266            | 533           | DDR2-533  | 4264       | PC4300    |
| DDR2     | 333            | 667           | DDR2-667  | 5336       | PC5300    |
| DDR2     | 400            | 800           | DDR2-800  | 6400       | PC6400    |
| DDR3     | 533            | 1066          | DDR3-1066 | 8528       | PC8500    |
| DDR3     | 666            | 1333          | DDR3-1333 | 10,664     | PC10700   |
| DDR3     | 800            | 1600          | DDR3-1600 | 12,800     | PC12800   |
| DDR4     | 1333           | 2666          | DDR4-2666 | 21,300     | PC21300   |

**Figure 2.5** Clock rates, bandwidth, and names of DDR DRAMS and DIMMs in 2016. Note the numerical relationship between the columns. The third column is twice the second, and the fourth uses the number from the third column in the name of the DRAM chip. The fifth column is eight times the third column, and a rounded version of this number is used in the name of the DIMM. DDR4 saw significant first use in 2016.

#### source: Henn.-Patt: Computer Architecture: A Quantitative Approach



Evolution of SDRAM memories (2017+)



**Figure 2.7** Two forms of die stacking. The 2.5D form is available now. 3D stacking is under development and faces heat management challenges due to the CPU.

#### Packaging Innovation: Stacked or Embedded DRAMs

The newest innovation in 2017 in DRAMs is a packaging innovation, rather than a circuit innovation. It places multiple DRAMs in a stacked or adjacent fashion embedded within the same package as the processor. (Embedded DRAM also is used to refer to designs that place DRAM on the processor chip.) Placing the

#### source: Henn.-Patt: Computer Architecture: A Quantitative Approach

# [Patt]



# 8.2.4 Flash memory

- Flash memory is a type of electrically erasable semiconductor read-only memory (EEPROM - Electrically erasable Programmable Read only Memory), which retains its contents even after turning off the power supply.
- Before we can write in flash memory cell, we must erase their content.
   With one quick operation, a large area of data (block) is erased, hence the name flash memory.
- The number of deletions is limited to 3,000 to 100,000, depending on the type of memory cell.
- Erased memory cells have a content of 1 (value 1)
- Writing is similar to EEPROM, it modifies values of 1 to zeros, where needed.



Structure and operation of flash memory cell

- Flash memory cell is similar to a MOS FET transistor, except that it has an additional floating gate, which can store electrical charge (electrons).
- Flash memory cell = FGMOS (Floating Gate MOS) transistor



• Writing and erasing



#### Writing $\rightarrow$ State 0

Delete  $\rightarrow$  State 1

A positive voltage on the control gate causes transition of electrons to the floating gate (tunneling current through an oxide insulation layer) The positive voltage at the substrate frees electrons from the floating gate.



- Depending on the number of bits that can be stored in one flash memory cell (one transistor), we have currently three types of cells:
  - □ SLC (Single-Level Cell) 1 bit per cell 2 states of charge in floating gate
  - □ MLC (Multi-Level Cell) 2 bits per cell 4 states of charge
  - □ TLC (Triple-Level Cell) 3 bits per cell 8 states of charge
- SLC (Single-Level Cell)
  - One SLC cell is capable of storing 1 bit of information (two states i.e. two levels of charge in the floating gate)
  - □ Lower density (1 bit per cell)
  - □ Up to 100,000 erase/write cycles per cell
  - □ Lower energy consumption, faster writing
  - □ Higher price



- MLC (Multi-Level Cell)
  - □ One MLC cell can store two bits of information, implying 4 states, and 4 levels of charge in the floating gate.
  - □ Higher density (2 bits per cell)
  - □ Up to 10,000 erase/write cycles per cell
  - □ Shorter life span than SLC
  - □ Low price (3-fold lower than SLC)



- TLC (Triple-Level Cell)
  - One TLC cell can store three bits of information, 8 states i.e. 8 levels of charge in the floating gate.
  - □ Higher density (3 bits per cell)
  - □ Up to 5000 erase/write cycles of the cell
  - □ Shorter life span than MLC and SLC
  - □ Lower cost (30% lower than the MLC)



- During the transition of electrons from the floating gate into the substrate, and vice versa an intermediate insulating oxide layer of collapse.
- The number of deletions (or delete-write cycles), is therefore limited. Any typeflash memory cells has a maximum number of wiping cycles.
  - □ SLC memory cell to 100,000
  - □ MLC pmnilniška cell to 10,000
  - □ TLC memory cell to 5,000



Comparison of three basic types of cells:

| (Single-Level<br>Cell)                | MLC<br>(Multi-Level Cell)                                                                | TLC<br>(Triple-Level Cell)                                                                                       | QLC<br>(Quad-Level Cell)                                                                                                                                               |
|---------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                                     | 2                                                                                        | 3                                                                                                                | 4                                                                                                                                                                      |
| higher                                | 3xnižja from SLC                                                                         | 1/3 lower than MLC                                                                                               | lowest                                                                                                                                                                 |
| 100000                                | 10000                                                                                    | 5000                                                                                                             | 1 000                                                                                                                                                                  |
|                                       | less than SLC                                                                            | shorter                                                                                                          | shortest                                                                                                                                                               |
| lower<br>consumption,<br>fast writing |                                                                                          |                                                                                                                  | 3D NAND                                                                                                                                                                |
| (                                     | (Single-Level<br>Cell)<br>1<br>higher<br>100000<br>lower<br>consumption,<br>fast writing | MLC<br>(Multi-Level Cell)1212higher3xnižja from SLC10000010000less than SLClower<br>consumption,<br>fast writing | MLC<br>(Multi-Level Cell)ILC<br>(Triple-Level Cell)123higher3xnižja from SLC1/3 lower than MLC100000100005000less than SLCshorterlower<br>consumption,<br>fast writing |

SSD disks



# Connecting memory cells in flash memory

The connections of the memory cells in flash memories is quite different from e.g. RAM memory.



#### Flash NAND-NOR

- According to the connections of memory cells, there are two types flash memory:
  - □ NOR flash memory
  - □ NAND flash memory
- The names are derived from the similarity with connections of the transistors in NOR or NAND gates.





NOR flash memory



### NAND flash memory



#### NOR flash memory:

- each memory cell is connected to the bit line, and source line.
- random access to bytes (program memory)
- + Each cell is addressable, fast reading
- more complex structure, slow writing

#### NAND flash memory:

- more memory cells connected in series and you share the bit line - smaller number of lines on chip
- random access to pages (auxiliary memory. disk)
- + higher density, lower price, fast writing

#### - slow reading

|  | Attribute        | NAND         | NOR            |
|--|------------------|--------------|----------------|
|  | Main application | File storage | Code execution |
|  | Storage capacity | High         | Low            |
|  | Cost per bit     | Better       |                |
|  | Active power     | Better       |                |
|  | Standby power    |              | Better         |
|  | Write speed      | Good         |                |
|  | Read speed       |              | Good           |



- NAND flash memories are divided into pages, which are typically 4 or 8 KB.
- Multiple pages (typically 64 or 128 pages) form a block.
- The smallest writable unit is the page, the smallest unit of erasing is the block.
- Before writing the page, it has to be erased.





3D NAND flash memories :





# Tuesday, May 15th 2018

# International Memory Workshop: 3D NAND Flash to Reach 140 Layers By 2021

by Raevenlord | May 15th, 2018 18:50 | Discuss (11 Comments)



#### Memory technologies - novelties

# Phase-Change Memory - PCM 3D Xpoint (Intel, Micron) – tudi "memristor"



In 2017 Micron and Intel began delivering Xpoint memory chips that are believed to be based on PCM. The technology is expected to have much better write durability than NAND Flash and, by eliminating the need to erase a page before writing, achieve an increase in write performance versus NAND of up to a factor of ten. Read latency is also better than Flash by perhaps a factor of 2–3. Initially, it is expected to be priced slightly higher than Flash, but the advantages in write performance and write durability may make it attractive, especially

[Patt]

, Škraba, Rozman, FRI



# Toggle MRAM Technology

MRAM - Magnetoresistive random-access memory





NEWS COMPUTING

# Flash Memory's 2D Cousin is 5,000 Times Speedier > New memory could be multi-bit for ultra-high-density storage

BY CHARLES Q. CHOI | 14 MAY 2021 | 2 MIN READ |



Two-dimensional indium selenide-based floating-gate memory device IMAGE: NATURE NANOTECHNOLOGY



# Solid State Drives - SSD

- Disks based on flash memories are the first serious competitor to the magnetic disks.
- SSD (Solid State Drive) units are the auxiliary (secondary) memories, which represent a replacement for the HDD (magnetic disk).
- The SSD disks use NAND flash MLC or TLC memory cells.
- The external interface is commonly SATA 3.0, SATA or PCIe.





# Seagate 1200 SSD 400GB





# 8.2.5 HDD - magnetic disk

- Magnetic disk is from 1956 the most important type of auxiliary memory.
- Direct access a combination of sequential and circular access.
- Components:
  - □ Disks with magnetic media and motor drive boards. The disks rotate with a constant number of revolutions.
  - □ Handles with read-write heads
  - □ Electronics for reading and writing
  - Electromechanical servo motor and a control system for positioning of read-write heads on the track
  - □ The controller and the interface to the bus











## Magnetic disk drive with four plates and eight surfaces - scheme







#### © MMI











# Organization of data on disk









- Access to a sector on the disk consists of three steps:
- t<sub>SEEK</sub> Search track sequential access movement of the head to a desired track (cylinder)
  - Average search time is 2 10 ms
- t<sub>LAT</sub> Rotational delay (latency) the average rotational latency is ½ the time of one revolution
  - At 5400 rpm, latency is 5.56 ms
  - At 7200 rpm, latency is 4.167 ms
  - At 15000 rpm, latency is 2 ms
- t<sub>SECT</sub> Data transfer
  - The transfer time depends on the internal transfer speed and the number of transferred sectors
  - Time for access to the sector is the sum of all of the three times and is usually 3 to 15 ms


Memory technologies - magnetic disk

Case- read of a file with 10 sectors:

1. Non-fragmented file (consecutive sectors on same track)

 $T_{dat1} = ?$ 



By XZise - Own work, CC BY-SA 3.0, https://commons.wikimedia.org/w/index.php?curid=4128212

2. Fragmented file(each sector on different track)

$$T_{dat2} = ?$$



# 8.3 Comparison of SSD and HDD



HDD - electromechanical device

#### Comparison of SSD and HDD





 $\times$ 

 $\mathbf{v}$ 

#### Comparison of SSD and HDD





#### Comparison of SSD and HDD

## Seagate 1200 SSD 400 GB



## Seagate Savvio 15K.3 300 GB



| Year 2013                        | SSD<br>Seagate 1200 SSD | HDD<br>Seagate Savvio<br>15K.3 |  |
|----------------------------------|-------------------------|--------------------------------|--|
| Sequential read                  | 750 MB / s (128 KB)     | 176.5 MB / s                   |  |
| Sequential write                 | 95 MB / s (128 KB)      | 176.5 MB / s                   |  |
| Random read                      | 110,000 IOPS (4KB page) | 543 IOPS (4KB sector)          |  |
| Random write                     | 40,000 IOPS (4KB page)  | 428 IOPS (4KB sector)          |  |
| Average access time read / write | 192 µs / 45 µwith       | 4.9 ms / 5.3 ms                |  |
| MTBF (Mean Time Beetwen failure) | 2,000,000 hours (0.44%) | 2,000,000 hours<br>(0.44%)     |  |
| BER (Bit Error Ratio)            | 10 <sup>-16</sup>       | 10 <sup>-16</sup>              |  |
| Consumption R/W / Idle           | 3.71 W / 2.72 W         | 7.92 W / 4.23 W                |  |
| Price for GB                     | \$ 3.65                 | \$ 0.75                        |  |

# IOPS - Input/Output Operations Per Second

# Comparison (selection) of HDD, SSHD, SSD drives for laptop

#### Laptop Storage Selection Criteria

|      | Speed | Capacity | Price | Reliability | Form Factor | Durability | Battery Life |
|------|-------|----------|-------|-------------|-------------|------------|--------------|
| HDD  | *     | ***      | ***   | ***         | **          | **         | **           |
| SSHD | **    | ***      | **    | ***         | **          | **         | **           |
| SSD  | ***   | *        | *     | ***         | ***         | ***        | ***          |

**KEY:**  $\bigstar = Good \quad \bigstar \bigstar = Better \quad \bigstar \bigstar \bigstar = Best$ 

Source: www.seagate.com